Please use this identifier to cite or link to this item: http://repository.aaup.edu/jspui/handle/123456789/1761
Full metadata record
DC FieldValueLanguage
dc.contributor.authorAbumwais, Allam$AAUP$Palestinian-
dc.contributor.authorEleyat, Mujahed$AAUP$Palestinian-
dc.date.accessioned2024-01-09T07:11:03Z-
dc.date.available2024-01-09T07:11:03Z-
dc.date.issued2023-10-31-
dc.identifier.citationAbumwais, A. and Eleyat, M. . "A Scalable Interconnection Scheme in Many-Core Systems." Computers, Materials & Continua 77(1), 2023.en_US
dc.identifier.issn1546-2218(print)-
dc.identifier.issn1546-2226(online)-
dc.identifier.urihttps://doi.org/10.32604/cmc.2023.038810-
dc.identifier.urihttp://repository.aaup.edu/jspui/handle/123456789/1761-
dc.description.abstractRecent architectures of multi-core systems may have a relatively large number of cores that typically ranges from tens to hundreds; therefore called many-core systems. Such systems require an efficient interconnection network that tries to address two major problems. First, the overhead of power and area cost and its effect on scalability. Second, high access latency is caused by multiple cores’ simultaneous accesses of the same shared module. This paper presents an interconnection scheme called N-conjugate Shuffle Clusters (NCSC) based on multi-core multicluster architecture to reduce the overhead of the just mentioned problems. NCSC eliminated the need for router devices and their complexity and hence reduced the power and area costs. It also resigned and distributed the shared caches across the interconnection network to increase the ability for simultaneous access and hence reduce the access latency. For intra-cluster communication, Multi-port Content Addressable Memory (MPCAM) is used. The experimental results using four clusters and four cores each indicated that the average access latency for a write process is 1.14785 ± 0.04532 ns which is nearly equal to the latency of a write operation in MPCAM. Moreover, it was demonstrated that the average read latency within a cluster is 1.26226 ± 0.090591 ns and around 1.92738 ± 0.139588 ns for read access between cores from different clusters.en_US
dc.language.isoenen_US
dc.publisherTech Science Pressen_US
dc.relation.ispartofseriesComputers, Materials & Continua;Vol. 77, NO.1-
dc.subjectMany-coreen_US
dc.subjectinterconnection networken_US
dc.subjectmulti-port content addressable memoryen_US
dc.subjectN-conjugate shuffleen_US
dc.subjectmulti-coreen_US
dc.titleA Scalable Interconnection Scheme in Many-Core Systemsen_US
dc.typeArticleen_US
Appears in Collections:Faculty & Staff Scientific Research publications

Files in This Item:
File Description SizeFormat 
TSP_CMC_38810.pdf1.95 MBAdobe PDFView/Open
Show simple item record


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Admin Tools