Please use this identifier to cite or link to this item: http://repository.aaup.edu/jspui/handle/123456789/1450
Title: Dual-Port Content Addressable Memory for Cache Memory Applications
Authors: Abumwais, Allam$Other$Palestinian
Amirjanov, Adil$Other$Other
Uyar, Kaan$Other$Other
Eleyat, Mujahed$AAUP$Palestinian
Keywords: Multicore system
content addressable memory
power dissipation
Dual port CAM
Issue Date: 11-Oct-2021
Publisher: Tech Science Press
Series/Report no.: Computers, Materials & Continua;Vol.70, No.3
Abstract: Multicore systems oftentimes use multiple levels of cache to bridge the gap between processor and memory speed. This paper presents a new design of a dedicated pipeline cache memory for multicore processors called dual port content addressable memory (DPCAM). In addition, it proposes a new replacement algorithm based on hardware which is called a near-far access replacement algorithm (NFRA) to reduce the cost overhead of the cache controller and improve the cache access latency. The experimental results indicated that the latency for write and read operations are significantly less in comparison with a set-associative cache memory. Moreover, it was shown that a latency of a read operation is nearly constant regardless of the size of DPCAM. However, an estimation of the power dissipation showed that DPCAM consumes about 7% greater than a set-associative cache memory of the same size. These results encourage for embedding DPCAM within the multicore processors as a small shared cache memory.
URI: http://repository.aaup.edu/jspui/handle/123456789/1450
Appears in Collections:Faculty & Staff Scientific Research publications

Files in This Item:
File Description SizeFormat 
TSP_CMC_44969.pdf878.68 kBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Admin Tools